

### **APPLICATION NOTE**

# **Apollo4 Blue BLE Controller** XTAL32MHz CLK Request

A-SOCA4B-ANGA01EN v1.0



# Legal Information and Disclaimers

AMBIQ MICRO INTENDS FOR THE CONTENT CONTAINED IN THE DOCUMENT TO BE ACCURATE AND RELIABLE. THIS CONTENT MAY, HOWEVER, CONTAIN TECHNICAL INACCURACIES, TYPOGRAPHICAL ERRORS OR OTHER MISTAKES. AMBIQ MICRO MAY MAKE CORRECTIONS OR OTHER CHANGES TO THIS CONTENT AT ANY TIME. AMBIQ MICRO AND ITS SUPPLIERS RESERVE THE RIGHT TO MAKE CORRECTIONS, MODIFICATIONS, ENHANCEMENTS, IMPROVEMENTS AND OTHER CHANGES TO ITS PRODUCTS, PROGRAMS AND SERVICES AT ANY TIME OR TO DISCONTINUE ANY PRODUCTS, PROGRAMS, OR SERVICES WITHOUT NOTICE.

THE CONTENT IN THIS DOCUMENT IS PROVIDED "AS IS". AMBIQ MICRO AND ITS RESPECTIVE SUPPLIERS MAKE NO REPRESENTATIONS ABOUT THE SUITABILITY OF THIS CONTENT FOR ANY PURPOSE AND DISCLAIM ALL WARRANTIES AND CONDITIONS WITH REGARD TO THIS CONTENT, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHT.

AMBIQ MICRO DOES NOT WARRANT OR REPRESENT THAT ANY LICENSE, EITHER EXPRESS OR IMPLIED, IS GRANTED UNDER ANY PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT OF AMBIQ MICRO COVERING OR RELATING TO THIS CONTENT OR ANY COMBINATION, MACHINE, OR PROCESS TO WHICH THIS CONTENT RELATE OR WITH WHICH THIS CONTENT MAY BE USED.

USE OF THE INFORMATION IN THIS DOCUMENT MAY REQUIRE A LICENSE FROM A THIRD PARTY UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF THAT THIRD PARTY, OR A LICENSE FROM AMBIQ MICRO UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF AMBIQ MICRO.

INFORMATION IN THIS DOCUMENT IS PROVIDED SOLELY TO ENABLE SYSTEM AND SOFTWARE IMPLEMENTERS TO USE AMBIQ MICRO PRODUCTS. THERE ARE NO EXPRESS OR IMPLIED COPYRIGHT LICENSES GRANTED HEREUNDER TO DESIGN OR FABRICATE ANY INTEGRATED CIRCUITS OR INTEGRATED CIRCUITS BASED ON THE INFORMATION IN THIS DOCUMENT. AMBIQ MICRO RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN. AMBIQ MICRO MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR DOES AMBIQ MICRO ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT, AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES. "TYPICAL" PARAMETERS WHICH MAY BE PROVIDED IN AMBIQ MICRO DATA SHEETS AND/OR SPECIFICATIONS CAN AND DO VARY IN DIFFERENT APPLICATIONS AND ACTUAL PERFORMANCE MAY VARY OVER TIME. ALL OPERATING PARAMETERS, INCLUDING "TYPICALS" MUST BE VALIDATED FOR EACH CUSTOMER APPLICATION BY CUSTOMER'S TECHNICAL EXPERTS. AMBIQ MICRO DOES NOT CONVEY ANY LICENSE UNDER NEITHER ITS PATENT RIGHTS NOR THE RIGHTS OF OTHERS. AMBIQ MICRO PRODUCTS ARE NOT DESIGNED, INTENDED, OR AUTHORIZED FOR USE AS COMPONENTS IN SYSTEMS INTENDED FOR SURGICAL IMPLANT INTO THE BODY, OR OTHER APPLICATIONS INTENDED TO SUPPORT OR SUSTAIN LIFE, OR FOR ANY OTHER APPLICATION IN WHICH THE FAILURE OF THE AMBIQ MICRO PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. SHOULD BUYER PURCHASE OR USE AMBIQ MICRO PRODUCTS FOR ANY SUCH UNINTENDED OR UNAUTHORIZED APPLICATION, BUYER SHALL INDEMNIFY AND HOLD AMBIQ MICRO AND ITS OFFICERS, EMPLOYEES, SUBSIDIARIES, AFFILIATES, AND DISTRIBUTORS HARMLESS AGAINST ALL CLAIMS, COSTS, DAMAGES, AND EXPENSES, AND REASONABLE ATTORNEY FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PERSONAL INJURY OR DEATH ASSOCIATED WITH SUCH UNINTENDED OR UNAUTHORIZED USE, EVEN IF SUCH CLAIM ALLEGES THAT AMBIQ MICRO WAS NEGLIGENT REGARDING THE DESIGN OR MANUFACTURE OF THE PART.

## **Revision History**

| Revision | Date              | Description     |
|----------|-------------------|-----------------|
| 1.0      | September 1, 2021 | Initial release |

## **Reference Documents**

| Document ID | Description |
|-------------|-------------|
|             |             |
|             |             |

### **Table of Contents**

| 1. Introduction                         |    |  |
|-----------------------------------------|----|--|
| 2. Clock Diagram                        | 6  |  |
| 3. Clock Configuration                  | 8  |  |
| 3.1 Configure CLKREQ GPIO               | 8  |  |
| 3.2 Initialize CLKREQ Interrupt Service | 9  |  |
| 3.3 Initialize XTAL32MHz Startup        | 10 |  |
| 3.4 Wakeup Time Configuration           | 11 |  |



# Introduction

The Apollo4 Blue BLE Controller supports crystal-based clock sources at 32MHz (for normal operation and synthesis of RF signals), and at 32kHz (for sleep mode and wakeup logic). When coupled with the Apollo4 SoC, these clocks are sourced from the SoC to the BLE Controller. In this configuration, the 32MHz clock is driven on XO32M and the 32kHz clock is driven on XO32k, both as single-ended signals. This document describes how the XTAL32MHz clock is sourced from the Apollo4 to the BLE controller.



# **Clock Diagram**

The Apollo4 Blue has inputs for 32MHz and 32kHz crystals. The 32MHz crystal is connected to the XO32M/XI32M pins, and the 32kHz crystal is connected to the XO/XI pins. The clocking configuration needs to be set in the MCUCTRL\_XTALHSCTRL and MCUCTRL\_XTALCTRL registers.

**NOTE:** The am\_hal\_mcuctrl\_control() initializes the configuration of MCUC-TRL\_XTALHSCTRL and MCUCTRL\_XTALCTRL registers to enable/disable the XTAL32MHz and XTAL32kHz.

The 32MHz clock of the BLE Controller is sourced from XO32M as a single-ended signal, and the 32kHz clock is sourced from XO32k as a single-ended signal. The CLKREQ (GPIO) signal is used to assert a clock request to the SoC. This allows the SoC to power down the 32MHz crystal to save power. The 32kHz source is always on after the BLE controller in the Apollo4 Blue is initialized and turned on.





#### The handshake of XTAL32MHz is described as below:





On a "wake" event:

- BLE controller utilizes internal RC32MHz and asserts CLKREQ
- The Apollo4 SoC initiates XTAL32MHz startup after receiving the CLKREQ interrupt
- XTAL32MHz is stable after 't1' delay time and available to be provided to XO32M of BLE controller
- BLE controller switches to use XTAL32MHz after asserting CLKREQ for 't2' delay.

**NOTE:** The 't1' delay must be shorter than the 't2' delay, meaning that the XTAL32MHz must become stable before the BLE controller switches from the RC32MHz source to XTAL32MHz.

On a "sleep" event:

- BLE controller switches to the low frequency clock and de-asserts CLKREQ
- Apollo4 SoC gates XTAL32MHz and optionally powers down XTAL32MHz

**NOTE:** The XTAL32MHz is powered down by default when CLKREQ is deasserted. The XTAL32MHz should be kept on if other modules of Apollo4 SoC are using it, and is to be powered down when not in use. SECTION

# **Clock Configuration**

# 3.1 Configure CLKREQ GPIO

Initialize the GPIO configuration of CLKREQ pin and enable it in **am\_devic-es\_cooper\_pins\_enable()**.

am\_hal\_gpio\_pincfg\_t g\_AM\_DEVICES\_COOPER\_CLKREQ =

| {                                                                           |                                       |
|-----------------------------------------------------------------------------|---------------------------------------|
| .GP.cfg_b.uFuncSel                                                          | = AM_HAL_PIN_40_GPIO,                 |
| .GP.cfg_b.eGPInput                                                          | = AM_HAL_GPIO_PIN_INPUT_ENABLE,       |
| .GP.cfg b.eGPRdZero                                                         | = AM HAL GPIO PIN RDZERO READPIN,     |
| .GP.cfg b.eIntDir                                                           | = AM HAL GPIO PIN INTDIR LO2HI,       |
| $.GP.cfg_b.eGPOutCfg$                                                       | = AM_HAL_GPIO_PIN_OUTCFG_DISABLE,     |
| .GP.cfg b.eDriveStrength                                                    | = AM HAL GPIO PIN DRIVESTRENGTH 12MA, |
| .GP.cfg b.uSlewRate                                                         | = 0,                                  |
| .GP.cfg_b.ePullup                                                           | = AM_HAL_GPIO_PIN_PULLUP_NONE,        |
| .GP.cfg_b.uNCE                                                              | = 0,                                  |
| .GP.cfg_b.eCEpol                                                            | = AM_HAL_GPIO_PIN_CEPOL_ACTIVELOW,    |
| .GP.cfg_b.uRsvd_0                                                           | = 0,                                  |
| .GP.cfg_b.ePowerSw                                                          | = AM_HAL_GPIO_PIN_POWERSW_NONE,       |
| .GP.cfg_b.eForceInputEn                                                     | = AM_HAL_GPIO_PIN_FORCEEN_NONE,       |
| .GP.cfg_b.eForceOutputEn                                                    | = AM_HAL_GPIO_PIN_FORCEEN_NONE,       |
| $.\texttt{GP.cfg_b.uRsvd_1}$                                                | = 0,                                  |
| };                                                                          |                                       |
| void am devices cooper pins er                                              | able (void)                           |
|                                                                             |                                       |
| am hal opio pinconfig (AM DEVIC                                             | CES COOPER CLKREO PIN, a AM DEVIC-    |
| ES COOPER CLKREO) ;                                                         |                                       |
| ,                                                                           |                                       |
| }                                                                           |                                       |
| <pre>am_hal_gpio_pinconfig(AM_DEVIC<br/>ES_COOPER_CLKREQ);<br/><br/>}</pre> | CES_COOPER_CLKREQ_PIN, g_AM_DEVIC-    |

### 3.2 Initialize CLKREQ Interrupt Service

Initialize the CLKREQ interrupt and corresponding service handler in **HciDrvRa-dioBoot()**.

```
uint32 t HciDrvRadioBoot(bool bColdBoot)
{
    uint32_t IntNum = AM_DEVICES_COOPER_CLKREQ_PIN;
    am hal gpio interrupt register (AM HAL GPIO INT CHANNEL 0, IntNum,
      ClkReqIntService, NULL);
    am hal gpio interrupt control (AM HAL GPIO INT CHANNEL 0,
                                   AM HAL GPIO INT CTRL INDV ENABLE,
                                   (void *)&IntNum);
    ...
}
static void ClkReqIntService(void *pArg)
ł
   if(am_devices_cooper_clkreq_read(g_IomDevHdl))
   ł
     // Power up the 32MHz Crystal
    am hal mcuctrl control (AM HAL MCUCTRL CONTROL EXTCLK32M KICK START,
    0);
}
else
{
     am hal mcuctrl control (AM HAL MCUCTRL CONTROL EXTCLK32M DISABLE,
    0);
}
     am_hal_gpio_intdir_toggle(AM_DEVICES_COOPER_CLKREQ_PIN);
}
```

### 3.3 Initialize XTAL32MHz Startup

The **am\_hal\_mcuctrl\_control()** is used to enable and disable the 32MHz crystal. The trim codes for CAP1/CAP2 are to be modified by setting the MCUCTRL\_XTALH-STRIMS\_XTALHSCAPTRIM and MCUCTRL\_XTALHSTRIMS\_XTALHSCAP2TRIM fields of MCUCTRL\_XTALHSTRIMS register based on the specific XTAL32M model on your board in the case of AM\_HAL\_MCUCTRL\_CONTROL\_EXTCLK32M\_KICK\_START, AM\_HAL\_MCUCTRL\_CONTROL\_EXTCLK32M\_DISABLE and AM\_HAL\_MCUCTRL\_-CONTROL\_EXTCLK32M\_NORMAL.

```
uint32 t am hal mcuctrl control (am hal mcuctrl control e eControl, void
*pArgs)
ł
         volatile uint32 t ui32Reg;
         switch ( eControl )
         Ł
          case AM HAL MCUCTRL CONTROL EXTCLK32M KICK START:
                 // Set the specific trim code for CAP1/CAP2, it impacts
                    frequency accuracy and should be retrimmed
          ui32Reg = VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSCAP2TRIM, 44) |
              _VAL2FLD (MCUCTRL_XTALHSTRIMS XTALHSCAPTRIM, 4)
                                                                    Т
               // Set the transconductance of crystal to maximum, it
accelerate the startup sequence
              VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSDRIVETRIM, 3)
              // Choose the power of clock driver to be the cleanest one
              VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSDRIVERSTRENGTH, 0) |
              // Tune the bias generator
                 VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSIBIASCOMP2TRIM, 3) |
                  VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSIBIASCOMPTRIM, 15) |
             // Set the bias of crystal to maximum
                  VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSIBIASTRIM, 127)
                                                                        _VAL2FLD (MCUCTRL_XTALHSTRIMS XTALHSRSTRIM, 0)
                                                                        T
                      VAL2FLD (MCUCTRL XTALHSTRIMS XTALHSSPARE, 0);
              MCUCTRL->XTALHSTRIMS = ui32Reg;
            break;
            ...
            }
}
```

The **am\_devices\_cooper\_crystal\_trim\_set()** can be also used to set the CAP1/ CAP2 to test the 32MHz crystal frequency on your board to find a suitable values for good accuracy.

#### 3.4 Wakeup Time Configuration

The "t1" delay mentioned in *Section 2 Clock Diagram on page 6*, which should be greater than 750µs, is intended to allow the XTAL32MHz time to start up and become available to provide clock to the BLE Controller.

The "t2" delay, mentioned in *Section 2 Clock Diagram on page 6*, is intended to keep the BLE Controller waiting for that time after asserting CLEREQ, before switching to use the XTAL32MHz clock. If "t1" is longer than "t2", the BLE Controller will enter an unknown state, which is to be avoided. The "t2" can be set by modifying the EXT\_WAKEUP\_TIME\_VALUE and OSC\_WAKEUP\_TIME\_VALUE in am\_devices\_cooper.h.

**NOTE:** The EXT\_WAKEUP\_TIME\_VALUE determines the time before switching to XTAL32MHz from RC32MHz when the BLE Controller is woken up by an external signal, whereas OSC\_WAKEUP\_TIME\_VALUE determines the time before switching to XTAL32MHz from RC32MHz when the BLE Controller is woken up by its internal timer.

The BLE Controller may not be able to determine the wakeup source at the next wakeup instance so it will choose the maximum of these two parameters to determine the time 't2'. These two parameters are always set to be the same and written to BLE Controller NVDS field. The default value is 1000µs.

| #ifndef | EXT_WAKEUP_TIME_VALUE |      |    |             |
|---------|-----------------------|------|----|-------------|
| #define | EXT_WAKEUP_TIME_VALUE | 1000 | 11 | microsecond |
| #endif  |                       |      |    |             |
| #ifndef | OSC_WAKEUP_TIME_VALUE |      |    |             |
| #define | OSC_WAKEUP_TIME_VALUE | 1000 | 11 | microsecond |
| #endif  |                       |      |    |             |

The Apollo4 Blue SoC needs to execute the ClkReqIntService() within "t2-t1" after receiving the CLKREQ interrupt. In some systems, there may be other GPIO interrupts in the same GPIO group with CLKREQ, which may block the executing of ClkReqIntService(). In such case, a higher "t2" delay would have to be set to ensure that the BLE Controller's wait time is sufficient.

**NOTE:** The longer wakeup time will result in an earlier wake up for the BLE Controller, which may result in higher power consumption.



© 2021 Ambiq Micro, Inc. All rights reserved. 6500 River Place Boulevard, Building 7, Suite 200, Austin, TX 78730 www.ambiq.com sales@ambiq.com +1 (512) 879-2850

> A-SOCA4B-ANGA01EN v1.0 September 2021