

### **FEATURE SUPPORT RESTRICTIONS GUIDE**

# **Apollo4 Family**

Ultra-low Power Apollo SoC Family

Doc. ID: FR-A4-3p0

Document Revision 3.0, August 2022



### **Legal Information and Disclaimers**

AMBIQ MICRO INTENDS FOR THE CONTENT CONTAINED IN THE DOCUMENT TO BE ACCURATE AND RELIABLE. THIS CONTENT MAY, HOWEVER, CONTAIN TECHNICAL INACCURACIES, TYPOGRAPHICAL ERRORS OR OTHER MISTAKES. AMBIQ MICRO MAY MAKE CORRECTIONS OR OTHER CHANGES TO THIS CONTENT AT ANY TIME. AMBIQ MICRO AND ITS SUPPLIERS RESERVE THE RIGHT TO MAKE CORRECTIONS, MODIFICATIONS, ENHANCEMENTS, IMPROVEMENTS AND OTHER CHANGES TO ITS PRODUCTS, PROGRAMS AND SERVICES AT ANY TIME OR TO DISCONTINUE ANY PRODUCTS, PROGRAMS, OR SERVICES WITHOUT NOTICE.

THE CONTENT IN THIS DOCUMENT IS PROVIDED "AS IS". AMBIQ MICRO AND ITS RESPECTIVE SUPPLIERS MAKE NO REPRESENTATIONS ABOUT THE SUITABILITY OF THIS CONTENT FOR ANY PURPOSE AND DISCLAIM ALL WARRANTIES AND CONDITIONS WITH REGARD TO THIS CONTENT, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHT.

AMBIQ MICRO DOES NOT WARRANT OR REPRESENT THAT ANY LICENSE, EITHER EXPRESS OR IMPLIED, IS GRANTED UNDER ANY PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT OF AMBIQ MICRO COVERING OR RELATING TO THIS CONTENT OR ANY COMBINATION, MACHINE, OR PROCESS TO WHICH THIS CONTENT RELATE OR WITH WHICH THIS CONTENT MAY BE USED.

USE OF THE INFORMATION IN THIS DOCUMENT MAY REQUIRE A LICENSE FROM A THIRD PARTY UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF THAT THIRD PARTY, OR A LICENSE FROM AMBIQ MICRO UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF AMBIQ MICRO.

INFORMATION IN THIS DOCUMENT IS PROVIDED SOLELY TO ENABLE SYSTEM AND SOFTWARE IMPLE-MENTERS TO USE AMBIQ MICRO PRODUCTS. THERE ARE NO EXPRESS OR IMPLIED COPYRIGHT LICENSES GRANTED HEREUNDER TO DESIGN OR FABRICATE ANY INTEGRATED CIRCUITS OR INTE-GRATED CIRCUITS BASED ON THE INFORMATION IN THIS DOCUMENT. AMBIQ MICRO RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN. AMBIQ MICRO MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR DOES AMBIQ MICRO ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT, AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABIL-ITY, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES. "TYPICAL" PARAME-TERS WHICH MAY BE PROVIDED IN AMBIQ MICRO DATA SHEETS AND/OR SPECIFICATIONS CAN AND DO VARY IN DIFFERENT APPLICATIONS AND ACTUAL PERFORMANCE MAY VARY OVER TIME. ALL OPERATING PARAMETERS, INCLUDING "TYPICALS" MUST BE VALIDATED FOR EACH CUSTOMER APPLICATION BY CUS-TOMER'S TECHNICAL EXPERTS. AMBIQ MICRO DOES NOT CONVEY ANY LICENSE UNDER NEITHER ITS PAT-ENT RIGHTS NOR THE RIGHTS OF OTHERS. AMBIQ MICRO PRODUCTS ARE NOT DESIGNED, INTENDED, OR AUTHORIZED FOR USE AS COMPONENTS IN SYSTEMS INTENDED FOR SURGICAL IMPLANT INTO THE BODY, OR OTHER APPLICATIONS INTENDED TO SUPPORT OR SUSTAIN LIFE, OR FOR ANY OTHER APPLICA-TION IN WHICH THE FAILURE OF THE AMBIQ MICRO PRODUCT COULD CREATE A SITUATION WHERE PER-SONAL INJURY OR DEATH MAY OCCUR. SHOULD BUYER PURCHASE OR USE AMBIQ MICRO PRODUCTS FOR ANY SUCH UNINTENDED OR UNAUTHORIZED APPLICATION, BUYER SHALL INDEMNIFY AND HOLD AMBIQ MICRO AND ITS OFFICERS, EMPLOYEES, SUBSIDIARIES, AFFILIATES, AND DISTRIBUTORS HARM-LESS AGAINST ALL CLAIMS, COSTS, DAMAGES, AND EXPENSES, AND REASONABLE ATTORNEY FEES ARIS-ING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PERSONAL INJURY OR DEATH ASSOCIATED WITH SUCH UNINTENDED OR UNAUTHORIZED USE, EVEN IF SUCH CLAIM ALLEGES THAT AMBIQ MICRO WAS NEGLIGENT REGARDING THE DESIGN OR MANUFACTURE OF THE PART.

## **Table of Content**

| Introduction              | 4 |
|---------------------------|---|
| Document Revision History | 4 |
| Restriction List          | 5 |

## **Apollo4 Family Feature Support Restrictions**

#### 1. Introduction

This document is a detailed compilation of restrictions of feature support in the use of members of the Apollo4 family of Ambiq SoCs. It is intended to inform the user about features and functionality which currently have restrictions and therefore support of their use is limited. The use of any features or functionality beyond what is specified in this document as being supported is at the user's discretion and responsibility. Proper or expected operation of the SoC or its modules for features and functionality outside the scope of support as defined in this document is not guaranteed.

The scope of supported functionality and support restrictions as outlined in this document applies to all members of the Apollo4 family of SoCs except where noted.

## 2. Document Revision History

**Table 1: Document Revision History** 

| Rev<br>No. | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0        | Sep 2021       | Initial release for Apollo4 and Apollo4 Blue SoCs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.0        | May 2022       | Document updated to apply to all existing general availability Apollo4 family SoCs. All entries for Apollo4 Plus and Apollo4 Blue Plus are new entries.  Apollo4/ Apollo4 Blue:  Added ADC-01 restriction  Added AUDIO-02 restriction  Updated ETM-01 restriction description  Updated DISP-01 supported use cases to note supported frame rate for each SoC; updated configuration B for Apollo4/Apollo4 Blue (60 fps to 50 fps)  Updated IOM-01 restriction description  Updated IOS-01 restriction description  Updated MCUCTRL-01 with note  Updated PWRCTRL-02 restrictions on use of HS mode. |
| 3.0        | August<br>2022 | <ul> <li>MRAM restrictions updated:</li> <li>Link to "Design Guidelines for Magnetic Immunity" appnote updated.</li> <li>MSPI restrictions for Apollo4/Apollo4 Plus updated:</li> <li>Apollo4/Apollo4 Blue:</li> <li>MSPI2 max clock for all data widths = 24 MHz for SDR (12 MHz for DDR where supported).</li> <li>Clock on MSPIn_4 is not supported.</li> <li>Apollo4 Plus/Blue Plus:</li> <li>Max MSPI2 clock for non-DQS DDR with Octal data width = 12 MHz.</li> <li>Clock on MSPIn_4 is not supported.</li> </ul>                                                                            |

### 3. Restriction List

Table 2 is a list of feature support restrictions. For each feature support restriction, the affected module is listed along with the reference number and title for each restriction, a description of the restriction, and the applicable Apollo4 family SoCs.

**Table 2: Summary of Restrictions** 

| Affected<br>SoC<br>Module/<br>Feature | Restriction Number and Title                                                                       | Restriction Description                                                                                                                                                                                                                                                                                     | Applicable SoCs                                          |
|---------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| ADC                                   | ADC-01: Actions required to prevent sample data loss                                               | ERR091 discloses an issue with ADC sample data loss and/or corruption which requires certain action and restricted use:  1. Use the slowest available ADC clock selection: HFRC_48MHZ for Apollo4, HFRC_24MHZ for Apollo4 Plus.  2. Use a TRKCYCx setting of 32 or higher.  3. Enable ADC auto calibration. | All existing                                             |
| AUDIO                                 | AUDIO-01: Audio modules (AUDADC,<br>PDM and I2S) lack hardware circular<br>buffer                  | The lack of a circular buffer implemented in hardware means that such a buffer must be implemented in software which will result in a higher level of CPU intervention.                                                                                                                                     | All existing                                             |
|                                       | AUDIO-02: AUDADC not supported.                                                                    | Use of the Audio ADC module (AUDADC) is not supported.                                                                                                                                                                                                                                                      | <ul><li>Apollo4</li><li>Apollo4 Blue</li></ul>           |
|                                       | CLKGEN-01: 32 MHz clock assertion/<br>deassertion is handled in software                           | The 32 MHz clock control ISR must be executed in time to provide a stable clock to the BLE module.  Please refer to Application Note A-SOCA4B-ANGA01EN, XTAL32MHz CLK Request.                                                                                                                              | All existing                                             |
| CLKGEN                                | CLKGEN-02: Limitation on using XTALHS (XO32M) as a module clock source related with deepsleep mode | In deepsleep mode, since MCUL and MCUH power domains are shut down for power saving, XTALHS cannot be selected as the clock source for those modules for which XTALHS is offered (PDM, I2S or AUDADC) because the clock signal path passes through MCUL and MCUH domains.                                   | All existing                                             |
| CPU                                   | CPU-01: DAXI buffer and aging counter limitations                                                  | The supported DAXI use is with only 1 buffer enabled and the aging counter value set to 2.                                                                                                                                                                                                                  | <ul><li>Apollo4</li><li>Apollo4 Blue</li></ul>           |
| OF U                                  |                                                                                                    | No restrictions.                                                                                                                                                                                                                                                                                            | <ul><li>Apollo4 Plus</li><li>Apollo4 Blue Plus</li></ul> |
| ЕТМ                                   | ETM-01: ETM/Trace not supported on Apollo4                                                         | ETM is functional, but has a non-standard interface which is complicated to configure, and technical support for configuring ETM is not available. If ETM trace is required, the recommendation is to use another Apollo4 family member such as Apollo4 Plus, which has a more standard ETM interface.      | Apollo4     Apollo4 Blue                                 |

**Table 2: Summary of Restrictions** 

| Affected<br>SoC<br>Module/<br>Feature | Restriction Number and Title                                        | Restriction Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Applicable SoCs |
|---------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| DISPLAY                               | DISP-01: Display & Graphics supported performance configurations    | Ambiq recommends the following configurations to achieve the listed frame rate at the specified display size.  A. Screen size 390x390, single RGB888 frame buffer in SSRAM, assets in PSRAM, QSPI or DSI interface. Supported frame rate:  • 30 fps on Apollo4/Apollo4 Blue  • 50 fps on Apollo4 Plus/Apollo4 Blue Plus  B. Screen size 390x390, dual RGB565 frame buffers in SSRAM, assets in PSRAM, DSI interface. Supported frame rate:  • 50 fps on Apollo4/Apollo4 Blue  • 60 fps on Apollo4 Plus/Apollo4 Blue Plus  C. Screen size 454x454, dual TSC6 frame buffers in SSRAM, assets TSC-compressed in PSRAM, DSI interface. Supported frame rate:  • 30 fps on Apollo4/Apollo4 Blue  • 60 fps on Apollo4/Apollo4 Blue | All existing    |
| IOMSTR                                | IOM-01: I2C clock stretching limitation                             | I2C clock stretching operation is not guaranteed. If an I2C peripheral device that performs clock stretching is used, the recommendation is to perform compatibility testing with the Apollo4 I2C interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | All existing    |
| IOSLAVE                               | IOS-01: IOSLAVE has throughput limitations based on CPU utilization | The following host-to-slave communication speeds are supported: Direct Access (Host TX): 100 kHz to 24 MHz FIFO read range (Host RX): 100 kHz - 400 kHz and 16 MHz - 24 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | All existing    |
| MCUCTRL                               | MCUCTRL-01: Secondary bootloader limitations                        | The Apollo4 SDK uses dynamic trim adjustments for different operating modes. The software keeps track of the state using global variables to ensure trim adjustments are only applied once. However, if the user's design includes a secondary bootloader, the global software state is not enough to prevent multiple trim adjustments. NOTE: The SDK function am_hal_pwrctrl_settings_restore() was introduced in SDK 4.1.0, which must be called from the base application (e.g., secondary bootloader) before transitioning to another application.                                                                                                                                                                      | All existing    |
| MRAM                                  | MRAM-01: MRAM is susceptible to external magnetic fields            | MRAM magnetic immunity guidelines are provided to assist with end product design. See "Design Guidelines for Magnetic Immunity" in the Ambiq Content portal - <a href="https://contentportal.ambiq.com/login">https://contentportal.ambiq.com/login</a> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | All existing    |

**Table 2: Summary of Restrictions** 

| Affected<br>SoC<br>Module/<br>Feature | Restriction Number and Title                                                      | Restriction Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Applicable SoCs                                                                                                    |
|---------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
|                                       | MSPI-01: MSPI implementation and                                                  | The following restrictions apply to Apollo4 MSPI operation:  Maximum SDR clock rate is 48 MHz.  Maximum DDR clock rate is 24 MHz.  MSPI2 has a maximum clock rate for all data widths of 24 MHz for SDR (12 MHz for DDR where supported).  MSPI1 is limited to Quad SDR only - Quad DDR and Octal (SDR or DDR) not supported.  Clock on MSPIn_4 is not supported.  DQS operation is not supported.  CQ/DMA usage is restricted. See erratum ERR063 regarding early shutdown during receive. | Apollo4     Apollo4 Blue     (MSPI1 not available on Blue SoCs)                                                    |
| MSPI                                  | clock limitations                                                                 | The following restrictions apply to Apollo4 Plus MSPI operation:  Maximum supported SDR clock rate is 96 MHz.  Non-DQS SDR Octal not supported at 48 MHz or 96 MHz; recommend using DQS mode.  Maximum supported DDR clock rate is 48 MHz.  Maximum supported MSPI2 clock rate for non-DQS DDR with Octal data width is 12 MHz.  Clock on MSPIn_4 is not supported.  CQ/DMA usage not restricted provided workaround of ERR080 is followed.                                                 | <ul> <li>Apollo4 Plus</li> <li>Apollo4 Blue Plus<br/>(MSPI1 not available on Blue Plus<br/>KBR package)</li> </ul> |
| POWER                                 | POWER-01: Power supply voltage range limitation                                   | The minimum recommended voltage for VDDA/VDDP/VDDH is 1.75 V.                                                                                                                                                                                                                                                                                                                                                                                                                               | All existing                                                                                                       |
| PWRCTRL                               | PWRCTRL-01: High-performance/<br>Low-power (HP/LP) debugger connec-<br>tion issue | Sustained debugger operation during HP/LP transitions is not guaranteed.                                                                                                                                                                                                                                                                                                                                                                                                                    | All existing                                                                                                       |
| FWICTRE                               | PWRCTRL-02: LDO Mode is restricted from use                                       | The use of LDO Mode is restricted to only LP mode. The SIMO Buck should be used if using HP mode.                                                                                                                                                                                                                                                                                                                                                                                           | All existing                                                                                                       |
|                                       |                                                                                   | The SDIO interface is limited to eMMC use only. In addition, only bare metal operation is supported at a maximum clock frequency of 48 MHz SDR or 24 MHz DDR.                                                                                                                                                                                                                                                                                                                               | Apollo4     Apollo4 Blue                                                                                           |
| SDIO                                  | SDIO-01: SDIO interface limitations                                               | The SDIO interface is limited to eMMC use only. In addition, only bare metal operation is supported at a maximum clock frequency of 96 MHz SDR.                                                                                                                                                                                                                                                                                                                                             | Apollo4 Plus     Apollo4 Blue Plus                                                                                 |
|                                       | SDIO-02: DDR modes not supported                                                  | Because of ERR088, only SDR mode is supported for SDIO.                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul><li>Apollo4 Plus</li><li>Apollo4 Blue Plus</li></ul>                                                           |
| SECURITY/<br>CRYPTO                   | SECURITY-01: Secure LCS not supported                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | All existing                                                                                                       |

**Table 2: Summary of Restrictions** 

| Affected<br>SoC<br>Module/<br>Feature | Restriction Number and Title                                                          | Restriction Description                                                                                                                                                                                                                                                                       | Applicable SoCs                                          |
|---------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| TIMER                                 | TIMER-01: The set of usable timers and their functionality are limited                | Timers 0, 2, 4 or 6 are supported for triggering application use. Timers 5, 7, 8 and 9 are supported for use in applications not requiring/using triggering.  DOWNCOUNT mode is not supported. For functional limitations on (all) timers, please refer to ERR059 in the Apollo4 Errata List. | Apollo4     Apollo4 Blue                                 |
|                                       |                                                                                       | DOWNCOUNT mode is not supported.                                                                                                                                                                                                                                                              | <ul><li>Apollo4 Plus</li><li>Apollo4 Blue Plus</li></ul> |
| UART                                  | UART-01: UART baud rate limitation                                                    | The maximum supported UART baud rate is 1.5 Mbps.                                                                                                                                                                                                                                             | All existing                                             |
| USB                                   | USB-01: USB use case restrictions                                                     | The USB is only supported for firmware updates, debugger I/O, and serial logging output. High-speed mode is restricted to use cases where the CPU can be completely dedicated to the USB task.                                                                                                | All existing                                             |
|                                       | USB-02: Proper operation during simultaneous USB and BLE operation is not guaranteed. | Due to interference between USB power circuitry and the BLE Controller, BLE performance is not guaranteed during simultaneously USB operation.                                                                                                                                                | All existing                                             |



©2022 Ambiq Micro, Inc. All rights reserved.

Ambiq Micro, Inc.

6500 River Place Boulevard, Building 7, Suite 200, Austin, TX 78730-1156

www.ambiq.com/

sales@ambiqmicro.com

https://support.ambiqmicro.com

+1 (512) 879-2850

FR-A4-3p0

Version 3.0

August 2022